# SN10KHT5578 OCTAL TTL-TO-ECL TRANSLATOR WITH D-TYPE EDGE-TRIGGERED FLIP-FLOPS AND OUTPUT ENABLE SDZS014A - APRIL 1990 - REVISED JANUARY 1999

- **10KH Compatible**
- **TTL Clock and ECL Control Inputs**
- **Noninverting Outputs**
- Flow-Through Architecture Optimizes PCB Layout
- Center Pin V<sub>CC</sub>, V<sub>EE</sub>, and GND Configurations Minimize High-Speed Switching Noise
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015
- Package Options Include Plastic Small-Outline (DW) Package and Standard Plastic (NT) DIPs

# description

This octal TTL-to-ECL translator is designed to provide efficient translation between a TTL signal environment and a 10KH ECL signal environment. This device is designed specifically to improve the performance and density of TTL-to-ECL CPU/bus-oriented functions such as memory address drivers, clock drivers, and bus-oriented receivers and transmitters.

| DW OR NT PACKAGE<br>(TOP VIEW) |    |                 |                   |  |  |  |  |  |
|--------------------------------|----|-----------------|-------------------|--|--|--|--|--|
|                                | 1  | J <sub>24</sub> | 1D                |  |  |  |  |  |
| 2Q                             | 2  | 23              | 2D                |  |  |  |  |  |
| 3Q[                            | 3  | 22              | ] 3D              |  |  |  |  |  |
| 4Q[                            | 4  | 21              | [ 4D              |  |  |  |  |  |
| GND                            | 5  | 20              | OE(ECL)           |  |  |  |  |  |
| GND                            | 6  | 19              | Vcc               |  |  |  |  |  |
| GND                            | 7  | 18              | I V <sub>EE</sub> |  |  |  |  |  |
| GND                            | 8  | 17              | CLK(TTL)          |  |  |  |  |  |
| 5Q[                            | 9  | 16              | 5D                |  |  |  |  |  |
| 6Q 🛛                           | 10 | 15              | 6D                |  |  |  |  |  |
| 7Q                             | 11 | 14              | [ 7D              |  |  |  |  |  |
| 8Q[                            | 12 | 13              | ] 8D              |  |  |  |  |  |

The eight flip-flops of the '5578 are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs are set to the logic levels that were set up at the D inputs.

The output-control input OE does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are off.

The SN10KHT5578 is characterized for operation from 0°C to 75°C.

| FUNCTION TABLE |            |   |                |  |  |  |  |  |
|----------------|------------|---|----------------|--|--|--|--|--|
|                | INPUTS     |   |                |  |  |  |  |  |
| OE             | CLK        | D | (ECL)<br>Q     |  |  |  |  |  |
| L              | $\uparrow$ | L | L              |  |  |  |  |  |
| L              | $\uparrow$ | Н | Н              |  |  |  |  |  |
| L              | L          | Х | Q <sub>0</sub> |  |  |  |  |  |
| Н              | Х          | Х | L              |  |  |  |  |  |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1999, Texas Instruments Incorporated

# SN10KHT5578 OCTAL TTL-TO-ECL TRANSLATOR WITH D-TYPE EDGE-TRIGGERED FLIP-FLOPS AND OUTPUT ENABLE

SDZS014A - APRIL 1990 - REVISED JANUARY 1999

# logic symbol<sup>†</sup>

| CLK - | 17 | TTL/ECL > C1 |      |    |
|-------|----|--------------|------|----|
| OE -  | 20 | EN           |      |    |
|       |    |              |      |    |
| 1D -  | 24 | 1D TTL/ECL   | 1 1  | Q  |
| 2D -  | 23 |              | 2    | 2Q |
|       | 22 |              | 3    |    |
| 3D -  |    |              | 3    | Q  |
| 4D -  | 21 |              | 44   | Q  |
| 5D -  | 16 |              | 9 5  | Q  |
| 6D -  | 15 |              | 10   | 5Q |
|       | 14 |              |      |    |
| 7D -  |    |              | /    | 'Q |
| 8D -  | 13 |              | 12 8 | Q  |
|       |    |              |      |    |

<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

# logic diagram (positive logic)





# SN10KHT5578 OCTAL TTL-TO-ECL TRANSLATOR WITH D-TYPE EDGE-TRIGGERED FLIP-FLOPS AND OUTPUT ENABLE

SDZS014A - APRIL 1990 - REVISED JANUARY 1999

# absolute maximum ratings over operating ambient temperature range (unless otherwise noted)<sup>†</sup>

|                                                                     | ,                      |
|---------------------------------------------------------------------|------------------------|
| Supply voltage range, V <sub>CC</sub>                               | . $-0.5$ V to 7 V      |
| Supply voltage range, VEE                                           | $\ldots$ –8 V to 0 V   |
| Input voltage range (TTL) (see Note 1)                              | . $-1.2$ V to 7 V      |
| Input voltage range (ECL)                                           | V <sub>EE</sub> to 0 V |
| Input current range (TTL)                                           | -30 mA to 5 mA         |
| Current out of any output                                           | 50 mA                  |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): DW package | 81°C/W                 |
| NT package                                                          | 67°C/W                 |
| Storage temperature range                                           | –65°C to 150°C         |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The TTL input voltage ratings may be exceeded provided the input current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.

### recommended operating conditions

|     |                                             |      | MIN   | NOM  | MAX   | UNIT |
|-----|---------------------------------------------|------|-------|------|-------|------|
| VCC | TTL supply voltage                          |      | 4.5   | 5    | 5.5   | V    |
| VEE | ECL supply voltage                          |      | -4.94 | -5.2 | -5.46 | V    |
| VIH | TTL high-level input voltage                |      | 2     |      |       | V    |
|     |                                             | 0°C  | -1170 |      | -840  | mV   |
| VIH | H ECL high-level input voltage <sup>‡</sup> | 25°C | -1130 |      | -810  | mV   |
|     |                                             | 75°C | -1070 |      | -735  | mV   |
| VIL | TTL low-level input voltage                 |      |       |      | 0.8   | V    |
|     |                                             | 0°C  | -1950 |      | -1480 | mV   |
| VIL | ECL low-level input voltage <sup>‡</sup>    | 25°C | -1950 |      | -1480 | mV   |
|     |                                             | 75°C | -1950 |      | -1450 | mV   |
| Iк  | TTL input clamp current                     |      |       |      | -18   | mA   |
| TA  | Operating ambient temperature (see Note 3)  |      | 0     |      | 75    | °C   |

The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data sheet for logic levels only.
NOTE 3: Each 10KH-series circuit has been designed to meet the dc specifications shown in the electrical characteristics table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board, and transverse airflow greater than

500 linear ft/min is maintained.



# SN10KHT5578 OCTAL TTL-TO-ECL TRANSLATOR WITH D-TYPE EDGE-TRIGGERED FLIP-FLOPS AND OUTPUT ENABLE SDZS014A – APRIL 1990 – REVISED JANUARY 1999

### electrical characteristics over recommended operating ambient temperature range (unless otherwise noted)

|      | PARAMETER        |                                                               | TEST CONDITIO              | NS                         |      | MIN 1 | гүрт | MAX   | UNIT |  |
|------|------------------|---------------------------------------------------------------|----------------------------|----------------------------|------|-------|------|-------|------|--|
| VIK  | CLK and D inputs | V <sub>CC</sub> = 4.5 V,                                      | V <sub>EE</sub> = -4.94 V, | lj = -18 mA                |      |       |      | -1.2  | V    |  |
| Ιį   | CLK and D inputs | V <sub>CC</sub> = 5.5 V,                                      | V <sub>EE</sub> = -5.46 V, | VI = 7 V                   |      |       |      | 0.1   | mA   |  |
|      | CLK and D inputs | V <sub>CC</sub> = 5.5 V,                                      | V <sub>EE</sub> = -5.46 V, | VI = 2.7 V                 |      |       |      | 20    |      |  |
| I    |                  | V <sub>CC</sub> = 5.5 V,                                      | V <sub>EE</sub> = -5.46 V, | $V_{ } = -840 \text{ mV}$  | 0°C  |       |      | 350   |      |  |
| ΙН   | OE input         | V <sub>CC</sub> = 5.5 V,                                      | $V_{EE} = -5.46$ V,        | $V_{I} = -810 \text{ mV}$  | 25°C |       |      | 350   | μA   |  |
|      |                  | V <sub>CC</sub> = 5.5 V,                                      | $V_{EE} = -5.46 V_{,}$     | Vj = -735 mV               | 75°C |       |      | 350   |      |  |
|      | CLK and D inputs | V <sub>CC</sub> = 5.5 V,                                      | $V_{EE} = -5.46 V,$        | V <sub>I</sub> = 0.5 V     |      |       |      | -0.5  | mA   |  |
| L.,  |                  |                                                               |                            |                            | 0°C  | 0.5   |      |       |      |  |
| ΊL   | OE input         | DE input $V_{CC} = 5.5 \text{ V},  V_{EE} = -5.46 \text{ V},$ | $V_{EE} = -5.46 V_{,}$     | $V_{I} = -1950 \text{ mV}$ | 25°C | 0.5   |      |       | μΑ   |  |
|      |                  |                                                               |                            |                            | 75°C | 0.5   |      |       |      |  |
|      |                  |                                                               |                            |                            | 0°C  | -1020 |      | -840  |      |  |
| VOH‡ |                  | V <sub>CC</sub> = 4.5 V,                                      | $V_{EE}=-5.2~V\pm5\%,$     | See Note 4                 | 25°C | -980  |      | -810  | mV   |  |
|      |                  |                                                               |                            |                            | 75°C | -920  |      | -735  |      |  |
|      |                  |                                                               |                            |                            | 0°C  | -1950 |      | -1630 |      |  |
| Vol‡ |                  | $V_{CC} = 4.5 V,$                                             | $V_{EE}=-5.2~V\pm5\%,$     | See Note 4                 | 25°C | -1950 |      | -1630 | mV   |  |
|      |                  |                                                               |                            |                            | 75°C | -1950 |      | -1600 |      |  |
| Іссн |                  | V <sub>CC</sub> = 5.5 V,                                      | $V_{EE} = -5.46 V$         |                            |      |       | 17.5 | 25    | mA   |  |
| ICCL |                  | V <sub>CC</sub> = 5.5 V,                                      | V <sub>EE</sub> = -5.46 V  |                            |      |       | 15   | 22    | mA   |  |
| IEE  |                  | V <sub>CC</sub> = 5.5 V,                                      | $V_{EE} = -5.46 V$         |                            |      | -     | -104 | -149  | mA   |  |
| Ci   |                  | V <sub>CC</sub> = 5 V,                                        | V <sub>EE</sub> = -5.2 V,  | f = 10 MHz                 |      |       | 4    |       | рF   |  |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, V<sub>EE</sub> = -5.2 V, T<sub>A</sub> =  $25^{\circ}$ C.

<sup>‡</sup> The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data sheet for logic levels only. NOTE 4: Outputs are terminated through a 50- $\Omega$  resistor to -2 V.

## timing requirements over recommended operating conditions

|                 |                                          |   |      | MIN | MAX | UNIT |
|-----------------|------------------------------------------|---|------|-----|-----|------|
| fclock          | Clock frequency                          |   |      |     | 180 | MHz  |
|                 | Dulas duration CLK                       | H | High | 4   |     |      |
| tw              | Pulse duration, CLK                      | l | Low  | 4   |     | ns   |
|                 | Satur time, data bafara CLK <sup>↑</sup> | ł | High | 1.5 |     |      |
| t <sub>su</sub> | Setup time, data before CLK <sup>↑</sup> | Γ | Low  | 2.5 |     | ns   |
| tı.             | Hold time, data after $CLK^\uparrow$     | ł | High | 1   |     | ns   |
| th              | Low                                      |   |      |     |     | 113  |

### switching characteristics over recommended ranges of supply voltage and operating ambient temperature (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | түр† | MAX | UNIT |
|------------------|-----------------|----------------|-----|------|-----|------|
| fmax             |                 |                | 180 |      |     | MHz  |
| <sup>t</sup> PLH | CLK             | Q              | 0.8 | 2.2  | 4   |      |
| <sup>t</sup> PHL | CER             | Q              | 0.8 | 2.1  | 3.8 | ns   |
| <sup>t</sup> PLH | OE              | 0              | 0.5 | 1.4  | 3.2 |      |
| <sup>t</sup> PHL | 0E              | Q              | 0.5 | 1.7  | 3.3 | ns   |
| t <sub>r</sub>   |                 | Y              |     | 1.5  |     | ns   |
| tf               |                 | Y              |     | 1.5  |     | ns   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $V_{EE} = -5.2 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .



#### SN10KHT5578 OCTAL TTL-TO-ECL TRANSLATOR WITH D-TYPE EDGE-TRIGGERED FLIP-FLOPS AND OUTPUT ENABL F SDZS014A – APRIL 1990 – REVISED JANUARY 1999

# PARAMETER MEASUREMENT INFORMATION



- NOTES: A. For TTL inputs, input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub> = 2.5 ns, t<sub>f</sub> = 2.5 ns.
  - B. For ECL inputs, input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ ,  $t_r = 1.5 \text{ ns}, t_f = 1.5 \text{ ns}.$
  - C. Waveform 1 is for an output with internal conditions such that the output is high except when disabled by OE.
  - D. The outputs are measured one at a time with one input transition per measurement.

### Figure 1. Load Circuit and Voltage Waveforms



# PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| SN10KHT5578DW    | ACTIVE                | SOIC            | DW                 | 24   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN10KHT5578DWR   | ACTIVE                | SOIC            | DW                 | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN10KHT5578NT    | ACTIVE                | PDIP            | NT                 | 24   | 15             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN10KHT5578NTE4  | ACTIVE                | PDIP            | NT                 | 24   | 15             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

TEXAS INSTRUMENTS www.ti.com

\*A

Pin1

Quadrant

Q1

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |                 |                    |    |      |                          |                          |         |         |         |            |           |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) |
| SN10KHT5578DWR             | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75   | 15.7    | 2.7     | 12.0       | 24.0      |



# PACKAGE MATERIALS INFORMATION

11-Mar-2008



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN10KHT5578DWR | SOIC         | DW              | 24   | 2000 | 346.0       | 346.0      | 41.0        |

# **MECHANICAL DATA**

MPDI004 - OCTOBER 1994

# NT (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

24 PINS SHOWN



NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice.



DW (R-PDSO-G24)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AD.



### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                         | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Clocks and Timers           | www.ti.com/clocks      | Digital Control    | www.ti.com/digitalcontrol |
| Interface                   | interface.ti.com       | Medical            | www.ti.com/medical        |
| Logic                       | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt                  | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers            | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                        | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video & Imaging    | www.ti.com/video          |
|                             |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated